A novel configuration circuit architecture to speedup reconfiguration and relocation for partially reconfigurable devices

  • Thomas Marconi*
  • , Jae Young Hur
  • , Koen Bertels
  • , Georgi Gaydadjiev
  • *Corresponding author for this work

Research output: Chapter in Book/Report/Conference proceedingConference contributionAcademicpeer-review

4 Citations (Scopus)

Abstract

Long reconfiguration times form a major bottleneck in dynamic reconfigurable systems. Many approaches have been proposed to address this problem. However, improvements in the configuration circuit that introduces this overhead are usually not considered. The high reconfiguration times are due to the large amount of configuration bits sent through a constrained data path. In order to alleviate this, we propose a novel FPGA configuration circuit architecture to speedup bitstream (re)configuration and relocation. Experimental results using the MCNC benchmark set indicate that our proposal reconfigures 4 times faster and relocates 19.8 times more efficient compared to the state of the art approaches. This is achieved by transporting only the data required for the configuration in flight and by avoiding external communication while relocating. Moreover, the configuration bitstream sizes of the evaluated benchmarks are reduced by 65%on average. In addition, our proposal introduces negligible hardware and communication protocol overheads.

Original languageEnglish
Title of host publicationProceedings of the 2010 IEEE 8th Symposium on Application Specific Processors
PublisherIEEE
Pages87-92
Number of pages6
ISBN (Electronic)978-1-4244-7954-2
ISBN (Print)978-1-4244-7953-5
DOIs
Publication statusPublished - 24-Aug-2010
Externally publishedYes
Event8th IEEE Symposium on Application Specific Processors, SASP'10 - Anaheim, CA, United States
Duration: 13-Jun-201014-Jun-2010

Conference

Conference8th IEEE Symposium on Application Specific Processors, SASP'10
Country/TerritoryUnited States
CityAnaheim, CA
Period13/06/201014/06/2010

Fingerprint

Dive into the research topics of 'A novel configuration circuit architecture to speedup reconfiguration and relocation for partially reconfigurable devices'. Together they form a unique fingerprint.

Cite this